Image shown is a representation only.
| Manufacturer | Altera |
|---|---|
| Manufacturer's Part Number | EPM5130GI-2 |
| Description | UV PLD; Grading Of Temperature: INDUSTRIAL; Form Of Terminal: PIN/PEG; No. of Terminals: 100; Package Code: PGA; Package Shape: SQUARE; |
| Datasheet | EPM5130GI-2 Datasheet |
| In Stock | 656 |
| NAME | DESCRIPTION |
|---|---|
| Minimum Supply Voltage: | 4.5 V |
| Package Body Material: | Ceramic, Metal-Sealed Cofired |
| Propagation Delay: | 45 ns |
| Organization: | 19 Dedicated Inputs, 64 I/O |
| Surface Mount: | No |
| Position Of Terminal: | Perpendicular |
| No. of Terminals: | 100 |
| No. of I/O Lines: | 64 |
| Package Style (Meter): | Grid Array |
| JESD-30 Code: | S-CPGA-P100 |
| Maximum Clock Frequency: | 40 MHz |
| Package Shape: | Square |
| Maximum Operating Temperature: | 85 °C (185 °F) |
| Package Code: | PGA |
| No. of Dedicated Inputs: | 19 |
| Grading Of Temperature: | Industrial |
| Programmable IC Type: | UV PLD |
| Maximum Supply Voltage: | 5.5 V |
| Nominal Supply Voltage (V): | 5 |
| Technology Used: | CMOS |
| Minimum Operating Temperature: | -40 °C (-40 °F) |
| Qualification: | No |
| Form Of Terminal: | Pin/Peg |
| Additional Features: | Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock |
| Output Function: | Macrocell |









