UV PLD Programmable Logic Devices (PLD) 725

Reset All
Part RoHS Manufacturer Programmable IC Type Grading Of Temperature Form Of Terminal No. of Terminals Package Code Package Shape Package Body Material Propagation Delay No. of Logic Cells Surface Mount Maximum Supply Voltage No. of Macro Cells Technology Used Screening Level No. of Inputs Architecture Nominal Supply Voltage (V) Packing Method Power Supplies (V) Package Style (Meter) Package Equivalence Code Sub-Category In-System Programmable Output Function Minimum Supply Voltage No. of Product Terms Pitch Of Terminal Maximum Operating Temperature Organization No. of Dedicated Inputs Minimum Operating Temperature Finishing Of Terminal Used Position Of Terminal JESD-30 Code Moisture Sensitivity Level (MSL) Maximum Seated Height Width Qualification Additional Features JESD-609 Code Maximum Clock Frequency Maximum Time At Peak Reflow Temperature (s) No. of Outputs Peak Reflow Temperature (C) Length JTAG Boundary Scan Test No. of I/O Lines

EPM5192JI

Altera

UV PLD

Industrial

J Bend

84

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

55 ns

Yes

5.5 V

192

CMOS

5

5 V

Chip Carrier, Window

LDCC84,1.2SQ

Programmable Logic Devices

No

Macrocell

4.5 V

1.27 mm

85 °C (185 °F)

7 Dedicated Inputs, 64 I/O

7

-40 °C (-40 °F)

Tin Lead

Quad

S-CQCC-J84

5.08 mm

29.21 mm

No

Labs interconnected by PIA; 12 Labs; 192 Macrocells; 1 External Clock; Shared Input/Clock

e0

40 MHz

220 °C (428 °F)

29.21 mm

No

64

EPM5192GC

Altera

UV PLD

Commercial

Pin/Peg

84

WPGA

Square

Ceramic, Metal-Sealed Cofired

55 ns

No

5.25 V

192

CMOS

5

5 V

Grid Array, Window

PGA84M,11X11

Programmable Logic Devices

No

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

7 Dedicated Inputs, 64 I/O

7

0 °C (32 °F)

Tin Lead

Perpendicular

S-CPGA-P84

1

4.96 mm

28.45 mm

No

Labs interconnected by PIA; 12 Labs; 192 Macrocells; 1 External Clock; Shared Input/Clock

e0

40 MHz

220 °C (428 °F)

28.45 mm

No

64

5962-9206201MYX

Altera

UV PLD

Military

Pin/Peg

84

PGA

Square

Ceramic, Metal-Sealed Cofired

90 ns

No

5.5 V

192

CMOS

MIL-STD-883 Class B

5

5 V

Grid Array

PGA84M,11X11

Programmable Logic Devices

No

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

7 Dedicated Inputs, 64 I/O

7

-55 °C (-67 °F)

Perpendicular

S-CPGA-P84

4.96 mm

28.45 mm

No

19.6 MHz

220 °C (428 °F)

28.45 mm

No

64

EPM5127JC-2

Altera

UV PLD

Commercial

J Bend

44

QCCJ

Square

Ceramic

Yes

128

CMOS

5

5 V

Chip Carrier

LDCC44,.7SQ

Programmable Logic Devices

No

1.27 mm

70 °C (158 °F)

0 °C (32 °F)

Tin Lead

Quad

S-XQCC-J44

No

e0

220 °C (428 °F)

No

EPM5128AGC-15

Altera

UV PLD

Commercial

Pin/Peg

68

WPGA

Square

Ceramic, Metal-Sealed Cofired

25 ns

No

5.25 V

128

CMOS

5

5 V

Grid Array, Window

PGA68,11X11

Programmable Logic Devices

No

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

7 Dedicated Inputs, 52 I/O

7

0 °C (32 °F)

Tin Lead

Perpendicular

S-CPGA-P68

1

3.81 mm

27.94 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

e0

83.3 MHz

220 °C (428 °F)

27.94 mm

No

52

EPM5130WI100

Altera

UV PLD

Industrial

Gull Wing

100

WQFP

Rectangular

Ceramic, Metal-Sealed Cofired

55 ns

Yes

5.5 V

CMOS

5

Flatpack, Window

Macrocell

4.5 V

.65 mm

85 °C (185 °F)

19 Dedicated Inputs, 64 I/O

19

-40 °C (-40 °F)

Matte Tin

Quad

R-CQFP-G100

3.35 mm

13.2 mm

No

128 Macrocells; Shared Input/Clock; Shared Product Terms

e3

33.3 MHz

19.2 mm

64

EP910IDC40-25

Altera

UV PLD

Commercial

Through-Hole

40

WDIP

Rectangular

Ceramic, Glass-Sealed

25 ns

No

5.25 V

CMOS

5

In-Line, Window

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

12 Dedicated Inputs, 24 I/O

12

0 °C (32 °F)

Dual

R-GDIP-T40

5.75 mm

15.24 mm

No

24 Macrocells; 2 External Clocks

62.5 MHz

52.07 mm

24

EPM5128AJC68-20

Altera

UV PLD

Commercial

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

33 ns

Yes

5.25 V

CMOS

5

Chip Carrier, Window

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

7 Dedicated Inputs, 52 I/O

7

0 °C (32 °F)

Quad

S-CQCC-J68

5.08 mm

24.13 mm

No

Labs interconnected by PIA; 8 Labs; 1 External Clock

66.7 MHz

24.13 mm

52

EPM7256GI192-25

Altera

UV PLD

Industrial

Pin/Peg

192

WPGA

Square

Ceramic, Metal-Sealed Cofired

25 ns

No

5.5 V

CMOS

5

Grid Array, Window

Macrocell

4.5 V

2.54 mm

85 °C (185 °F)

0 Dedicated Inputs, 160 I/O

0

-40 °C (-40 °F)

Perpendicular

S-CPGA-P192

5.43 mm

45.15 mm

No

256 Macrocells; Shared Input/Clock

40 MHz

45.15 mm

160

EP1210DM-2

Altera

UV PLD

Military

Through-Hole

40

WDIP

Rectangular

Ceramic, Glass-Sealed

65 ns

No

5.5 V

CMOS

5

In-Line, Window

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

12 Dedicated Inputs, 24 I/O

12

-55 °C (-67 °F)

Dual

R-GDIP-T40

5.715 mm

15.24 mm

No

28 Macrocells

23.2 MHz

52.07 mm

24

5962-9206202MZX

Altera

UV PLD

Military

Pin/Peg

84

PGA

Square

Ceramic, Metal-Sealed Cofired

59 ns

No

5.5 V

CMOS

MIL-STD-883 Class B

5

Grid Array

Macrocell

4.5 V

125 °C (257 °F)

7 Dedicated Inputs, 64 I/O

7

-55 °C (-67 °F)

Perpendicular

S-CPGA-P84

No

27.7 MHz

64

EP1810JI-25

Altera

UV PLD

Industrial

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

28 ns

Yes

5.5 V

48

CMOS

5

5 V

Chip Carrier, Window

LDCC68,1.0SQ

Programmable Logic Devices

No

Macrocell

4.5 V

1.27 mm

85 °C (185 °F)

12 Dedicated Inputs, 48 I/O

12

-40 °C (-40 °F)

Tin Lead

Quad

S-CQCC-J68

5.08 mm

24.13 mm

No

Macrocells Interconnected By Global And/Or Local Bus; 48 Macrocells; 4 External Clocks

e0

40 MHz

220 °C (428 °F)

24.13 mm

No

48

EPM5128AJC-15

Altera

UV PLD

Commercial

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

25 ns

Yes

5.25 V

128

CMOS

5

5 V

Chip Carrier, Window

LDCC68,1.0SQ

Programmable Logic Devices

No

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

7 Dedicated Inputs, 52 I/O

7

0 °C (32 °F)

Tin Lead

Quad

S-CQCC-J68

5.08 mm

24.13 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

e0

83.3 MHz

220 °C (428 °F)

24.13 mm

No

52

EP910DI-35

Altera

UV PLD

Industrial

Through-Hole

40

DIP

Rectangular

Ceramic, Glass-Sealed

38 ns

No

5.5 V

CMOS

36

PAL-TYPE

5

5 V

In-Line

DIP40,.6

Programmable Logic Devices

Macrocell

4.5 V

240

2.54 mm

85 °C (185 °F)

12 Dedicated Inputs, 24 I/O

12

-40 °C (-40 °F)

Tin Lead

Dual

R-GDIP-T40

No

Macrocells Interconnected By Global Bus; 24 Macrocells; 2 External Clocks

e0

28.6 MHz

24

220 °C (428 °F)

24

EP610IDC24-15

Altera

UV PLD

Commercial

Through-Hole

24

WDIP

Rectangular

Ceramic, Glass-Sealed

15 ns

No

5.25 V

CMOS

20

PAL-TYPE

5

5 V

In-Line, Window

DIP24,.3

Programmable Logic Devices

Macrocell

4.75 V

160

2.54 mm

70 °C (158 °F)

4 Dedicated Inputs, 16 I/O

4

0 °C (32 °F)

Tin Lead

Dual

R-GDIP-T24

5.08 mm

7.62 mm

No

16 Macrocells; 2 External Clocks

e0

83.3 MHz

16

220 °C (428 °F)

32 mm

16

5962-9314402MZX

Altera

UV PLD

Military

Pin/Peg

100

PGA

Square

Ceramic, Metal-Sealed Cofired

59 ns

No

5.5 V

128

CMOS

MIL-STD-883 Class B

5

5 V

Grid Array

PGA100M,13X13

Programmable Logic Devices

No

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

19 Dedicated Inputs, 64 I/O

19

-55 °C (-67 °F)

Perpendicular

S-CPGA-P100

No

27.7 MHz

220 °C (428 °F)

No

64

EP1810GC-25

Altera

UV PLD

Commercial

Pin/Peg

68

PGA

Square

Ceramic, Metal-Sealed Cofired

28 ns

No

5.25 V

48

CMOS

5

5 V

Grid Array

PGA68,11X11

Programmable Logic Devices

No

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

12 Dedicated Inputs, 48 I/O

12

0 °C (32 °F)

Tin Lead

Perpendicular

S-CPGA-P68

1

No

Macrocells Interconnected By Global And/Or Local Bus; 48 Macrocells; 4 External Clocks

e0

40 MHz

220 °C (428 °F)

No

48

EPM5128AGM-20

Altera

UV PLD

Military

Pin/Peg

68

WPGA

Square

Ceramic, Metal-Sealed Cofired

33 ns

No

5.5 V

CMOS

5

Grid Array, Window

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

7 Dedicated Inputs, 52 I/O

7

-55 °C (-67 °F)

Perpendicular

S-CPGA-P68

3.81 mm

27.94 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

66.7 MHz

27.94 mm

52

EP1210JC-2

Altera

UV PLD

Commercial

J Bend

44

WQCCJ

Square

Ceramic, Glass-Sealed

65 ns

Yes

5.25 V

CMOS

36

PAL-TYPE

5

Chip Carrier, Window

LDCC44,.7SQ

Programmable Logic Devices

Macrocell

4.75 V

236

1.27 mm

70 °C (158 °F)

12 Dedicated Inputs, 24 I/O

12

0 °C (32 °F)

Tin Lead

Quad

S-GQCC-J44

4.57 mm

16.51 mm

No

28 Macrocells

e0

23.2 MHz

24

220 °C (428 °F)

16.51 mm

24

EP1210DM

Altera

UV PLD

Military

Through-Hole

40

WDIP

Rectangular

Ceramic, Glass-Sealed

90 ns

No

5.5 V

CMOS

36

PAL-TYPE

5

In-Line, Window

DIP40,.6

Programmable Logic Devices

Macrocell

4.5 V

236

2.54 mm

125 °C (257 °F)

12 Dedicated Inputs, 24 I/O

12

-55 °C (-67 °F)

Tin Lead

Dual

R-GDIP-T40

5.715 mm

15.24 mm

No

28 Macrocells

e0

17.5 MHz

24

220 °C (428 °F)

52.07 mm

24

5962-01-310-6281

Altera

UV PLD

Military

Pin/Peg

68

PGA

Square

Ceramic

90 ns

No

48

CMOS

5

5 V

Grid Array

PGA68,11X11

Programmable Logic Devices

No

2.54 mm

125 °C (257 °F)

-55 °C (-67 °F)

Perpendicular

S-XPGA-P68

No

No

EP1800GM883B

Altera

UV PLD

Military

Pin/Peg

68

PGA

Square

Ceramic

75 ns

No

48

CMOS

38535Q/M;38534H;883B

5

5 V

Grid Array

PGA68,11X11

Programmable Logic Devices

No

2.54 mm

125 °C (257 °F)

-55 °C (-67 °F)

Tin Lead

Perpendicular

S-XPGA-P68

No

e0

220 °C (428 °F)

No

EPM5128JM

Altera

UV PLD

Military

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

55 ns

Yes

128

CMOS

5

5 V

Chip Carrier, Window

LDCC68,1.0SQ

Programmable Logic Devices

No

Macrocell

1.27 mm

125 °C (257 °F)

7 Dedicated Inputs, 52 I/O

7

-55 °C (-67 °F)

Tin Lead

Quad

S-CQCC-J68

5.08 mm

24.13 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

e0

33.3 MHz

220 °C (428 °F)

24.13 mm

No

52

EP1810JM5962-45

Altera

UV PLD

Military

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

50 ns

Yes

5.5 V

CMOS

5

Chip Carrier, Window

Macrocell

4.5 V

1.27 mm

125 °C (257 °F)

12 Dedicated Inputs, 48 I/O

12

-55 °C (-67 °F)

Quad

S-CQCC-J68

4.826 mm

24.13 mm

No

48 Macrocells; 4 External Clocks; Shared Input/Clock

22.2 MHz

24.13 mm

48

5962-8686401LA

Altera

UV PLD

Military

Through-Hole

24

WDIP

Rectangular

Ceramic, Metal-Sealed Cofired

55 ns

No

5.5 V

MIL-STD-883 Class B

5

In-Line, Window

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

-55 °C (-67 °F)

Tin Lead

Dual

R-CDIP-T24

4.826 mm

7.62 mm

No

e0

23.3 MHz

220 °C (428 °F)

31.9405 mm

5962-9314401MYX

Altera

UV PLD

Military

Pin/Peg

100

PGA

Square

Ceramic, Metal-Sealed Cofired

75 ns

No

5.5 V

CMOS

MIL-STD-883 Class B

5

Grid Array

Macrocell

4.5 V

125 °C (257 °F)

19 Dedicated Inputs, 64 I/O

19

-55 °C (-67 °F)

Perpendicular

S-CPGA-P100

No

22.2 MHz

64

EPM5128JM5962

Altera

UV PLD

Military

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

55 ns

Yes

5.5 V

CMOS

5

Chip Carrier, Window

Macrocell

4.5 V

1.27 mm

125 °C (257 °F)

7 Dedicated Inputs, 52 I/O

7

-55 °C (-67 °F)

Quad

S-CQCC-J68

4.826 mm

24.13 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

33.3 MHz

24.13 mm

52

EPS448DC28-25A

Altera

UV PLD

Commercial

Through-Hole

28

WDIP

Rectangular

Ceramic, Glass-Sealed

No

5.25 V

CMOS

5

In-Line, Window

Registered

4.75 V

2.54 mm

70 °C (158 °F)

8 Dedicated Inputs, 0 I/O

8

0 °C (32 °F)

Dual

R-GDIP-T28

5.08 mm

7.62 mm

No

PLS

25 MHz

36.83 mm

0

EPM5032DC28-15

Altera

UV PLD

Commercial

Through-Hole

28

WDIP

Rectangular

Ceramic, Glass-Sealed

15 ns

No

5.25 V

CMOS

24

PAL-TYPE

5

5 V

In-Line, Window

DIP28,.3

Programmable Logic Devices

Macrocell

4.75 V

320

2.54 mm

70 °C (158 °F)

7 Dedicated Inputs, 16 I/O

7

0 °C (32 °F)

Tin Lead

Dual

R-GDIP-T28

5.08 mm

7.62 mm

No

32 Macrocells; Shared Input/Clock; Shared Product Terms

e0

76.9 MHz

16

220 °C (428 °F)

36.83 mm

16

EPM5192GI84

Altera

UV PLD

Industrial

Pin/Peg

84

WPGA

Square

Ceramic, Metal-Sealed Cofired

55 ns

No

5.5 V

192

CMOS

5

5 V

Grid Array, Window

PGA84M,11X11

Programmable Logic Devices

No

Macrocell

4.5 V

2.54 mm

85 °C (185 °F)

7 Dedicated Inputs, 64 I/O

7

-40 °C (-40 °F)

Tin Lead

Perpendicular

S-CPGA-P84

1

4.96 mm

28.448 mm

No

192 Macrocells; Shared Input/Clock; Shared Product Terms

e0

33.3 MHz

220 °C (428 °F)

28.448 mm

No

64

EPM5128GM68

Altera

UV PLD

Military

Pin/Peg

68

WPGA

Square

Ceramic, Metal-Sealed Cofired

55 ns

No

5.5 V

CMOS

5

Grid Array, Window

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

7 Dedicated Inputs, 52 I/O

7

-55 °C (-67 °F)

Perpendicular

S-CPGA-P68

4.953 mm

27.94 mm

No

128 Macrocells; Shared Input/Clock; Shared Product Terms

33.3 MHz

27.94 mm

52

EPM5130JM-2

Altera

UV PLD

Military

J Bend

84

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

45 ns

Yes

5.5 V

CMOS

5

Chip Carrier, Window

Macrocell

4.5 V

1.27 mm

125 °C (257 °F)

19 Dedicated Inputs, 48 I/O

19

-55 °C (-67 °F)

Quad

S-CQCC-J84

5.08 mm

29.21 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

40 MHz

29.21 mm

48

5962-8753906LX

Altera

UV PLD

Military

Through-Hole

24

WDIP

Rectangular

Ceramic, Glass-Sealed

10 ns

No

5.5 V

CMOS

5

In-Line, Window

Macrocell

4.5 V

2.54 mm

125 °C (257 °F)

11 Dedicated Inputs, 10 I/O

11

-55 °C (-67 °F)

Tin Lead

Dual

R-GDIP-T24

5.08 mm

7.62 mm

No

10 Macrocells; 1 External Clock; Shared Input/Clock; Variable Product Terms

e0

83 MHz

32 mm

10

EP600DI

Altera

UV PLD

Industrial

Through-Hole

24

WDIP

Rectangular

Ceramic, Glass-Sealed

55 ns

No

5.5 V

CMOS

20

PAL-TYPE

5

5 V

In-Line, Window

DIP24,.3

Programmable Logic Devices

Macrocell

4.5 V

160

2.54 mm

85 °C (185 °F)

4 Dedicated Inputs, 16 I/O

4

-40 °C (-40 °F)

Tin Lead

Dual

R-GDIP-T24

4.826 mm

7.62 mm

No

16 Macrocells

e0

22.2 MHz

16

220 °C (428 °F)

31.9405 mm

16

EPS448DC28-20

Altera

UV PLD

Commercial

Through-Hole

28

WDIP

Rectangular

Ceramic, Glass-Sealed

No

5.25 V

CMOS

5

In-Line, Window

Registered

4.75 V

2.54 mm

70 °C (158 °F)

8 Dedicated Inputs, 0 I/O

8

0 °C (32 °F)

Dual

R-GDIP-T28

5.08 mm

7.62 mm

No

PLS

20 MHz

36.83 mm

0

EP600JMB

Altera

UV PLD

Military

J Bend

28

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

55 ns

Yes

5.5 V

CMOS

20

PAL-TYPE

5

5 V

Chip Carrier, Window

LDCC28,.5SQ

Programmable Logic Devices

Macrocell

4.5 V

160

1.27 mm

125 °C (257 °F)

4 Dedicated Inputs, 16 I/O

4

-55 °C (-67 °F)

Tin Lead

Quad

S-CQCC-J28

4.57 mm

11.43 mm

No

16 Macrocells

e0

22.2 MHz

16

220 °C (428 °F)

11.43 mm

16

EPM5032DC28-25

Altera

UV PLD

Commercial

Through-Hole

28

WDIP

Rectangular

Ceramic, Glass-Sealed

25 ns

No

5.25 V

CMOS

5

In-Line, Window

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

7 Dedicated Inputs, 16 I/O

7

0 °C (32 °F)

Dual

R-GDIP-T28

5.08 mm

7.62 mm

No

32 Macrocells; Shared Input/Clock; Shared Product Terms

50 MHz

36.83 mm

16

EPM5192JC84

Altera

UV PLD

Commercial

J Bend

84

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

55 ns

Yes

5.25 V

CMOS

5

Chip Carrier, Window

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

7 Dedicated Inputs, 64 I/O

7

0 °C (32 °F)

Quad

S-CQCC-J84

5.08 mm

29.21 mm

No

192 Macrocells; Shared Input/Clock; Shared Product Terms

33.3 MHz

29.21 mm

64

EP610DI24-30

Altera

UV PLD

Industrial

Through-Hole

24

WDIP

Rectangular

Ceramic, Glass-Sealed

32 ns

No

5.5 V

CMOS

20

PAL-TYPE

5

5 V

In-Line, Window

DIP24,.3

Programmable Logic Devices

Macrocell

4.5 V

160

2.54 mm

85 °C (185 °F)

4 Dedicated Inputs, 16 I/O

4

-40 °C (-40 °F)

Tin Lead

Dual

R-GDIP-T24

5.08 mm

7.62 mm

No

16 Macrocells; 2 External Clocks

e0

41.7 MHz

16

220 °C (428 °F)

32 mm

16

EPM5128AGI68-15

Altera

UV PLD

Industrial

Pin/Peg

68

WPGA

Square

Ceramic, Metal-Sealed Cofired

25 ns

No

5.5 V

CMOS

5

Grid Array, Window

Macrocell

4.5 V

2.54 mm

85 °C (185 °F)

7 Dedicated Inputs, 52 I/O

7

-40 °C (-40 °F)

Perpendicular

S-CPGA-P68

4.953 mm

27.94 mm

No

Labs interconnected by PIA; 8 Labs; 1 External Clock

83.3 MHz

27.94 mm

52

EP910IDC40-15

Altera

UV PLD

Commercial

Through-Hole

40

WDIP

Rectangular

Ceramic, Glass-Sealed

15 ns

No

5.25 V

CMOS

36

PAL-TYPE

5

5 V

In-Line, Window

DIP40,.6

Programmable Logic Devices

Macrocell

4.75 V

240

2.54 mm

70 °C (158 °F)

12 Dedicated Inputs, 24 I/O

12

0 °C (32 °F)

Tin Lead

Dual

R-GDIP-T40

5.75 mm

15.24 mm

No

24 Macrocells; 2 External Clocks

e0

100 MHz

24

220 °C (428 °F)

52.07 mm

24

EP910IDC-12

Altera

UV PLD

Commercial

Through-Hole

40

DIP

Rectangular

Ceramic, Glass-Sealed

15 ns

No

5.25 V

CMOS

36

PAL-TYPE

5

5 V

In-Line

DIP40,.6

Programmable Logic Devices

Macrocell

4.75 V

240

2.54 mm

70 °C (158 °F)

12 Dedicated Inputs, 24 I/O

12

0 °C (32 °F)

Tin Lead

Dual

R-GDIP-T40

No

Macrocells Interconnected By Global Bus; 24 Macrocells; 2 External Clocks

e0

76.9 MHz

24

220 °C (428 °F)

24

EPM5192JC-2

Altera

UV PLD

Commercial

J Bend

84

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

45 ns

Yes

5.25 V

192

CMOS

5

5 V

Chip Carrier, Window

LDCC84,1.2SQ

Programmable Logic Devices

No

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

7 Dedicated Inputs, 64 I/O

7

0 °C (32 °F)

Tin Lead

Quad

S-CQCC-J84

5.08 mm

29.21 mm

No

Labs interconnected by PIA; 12 Labs; 192 Macrocells; 1 External Clock; Shared Input/Clock

e0

50 MHz

220 °C (428 °F)

29.21 mm

No

64

EPM5130GI100

Altera

UV PLD

Industrial

Pin/Peg

100

WPGA

Square

Ceramic, Metal-Sealed Cofired

55 ns

No

5.5 V

CMOS

5

Grid Array, Window

Macrocell

4.5 V

2.54 mm

85 °C (185 °F)

19 Dedicated Inputs, 64 I/O

19

-40 °C (-40 °F)

Perpendicular

S-CPGA-P100

4.96 mm

33.528 mm

No

128 Macrocells; Shared Input/Clock; Shared Product Terms

33.3 MHz

33.528 mm

64

EPS464JC44-25

Altera

UV PLD

Commercial

J Bend

44

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

25 ns

Yes

5.25 V

CMOS

5

Chip Carrier, Window

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

0 Dedicated Inputs, 32 I/O

0

0 °C (32 °F)

Quad

S-CQCC-J44

4.57 mm

16.51 mm

No

64 Macrocells; Shared Input/Clock; Shared Product Terms

50 MHz

16.51 mm

32

EP600IDC-55

Altera

UV PLD

Commercial

Through-Hole

24

WDIP

Rectangular

Ceramic, Metal-Sealed Cofired

55 ns

No

5.25 V

5

In-Line, Window

Macrocell

4.75 V

2.54 mm

70 °C (158 °F)

0 °C (32 °F)

Tin Lead

Dual

R-CDIP-T24

4.826 mm

7.62 mm

e0

23.3 MHz

220 °C (428 °F)

31.9405 mm

EPS464JC-20

Altera

UV PLD

Commercial

J Bend

44

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

20 ns

Yes

5.25 V

CMOS

5

Chip Carrier, Window

Macrocell

4.75 V

1.27 mm

70 °C (158 °F)

0 Dedicated Inputs, 32 I/O

0

0 °C (32 °F)

Tin Lead

Quad

S-CQCC-J44

4.826 mm

16.51 mm

No

Macrocells Interconnected By Global Bus; Synchronous Timing Generator; 64 Macrocells

e0

66.7 MHz

220 °C (428 °F)

16.51 mm

32

EPM5128JI-2

Altera

UV PLD

Industrial

J Bend

68

WQCCJ

Square

Ceramic, Metal-Sealed Cofired

45 ns

Yes

5.5 V

128

CMOS

5

5 V

Chip Carrier, Window

LDCC68,1.0SQ

Programmable Logic Devices

No

Macrocell

4.5 V

1.27 mm

85 °C (185 °F)

7 Dedicated Inputs, 52 I/O

7

-40 °C (-40 °F)

Tin Lead

Quad

S-CQCC-J68

5.08 mm

24.13 mm

No

Labs interconnected by PIA; 8 Labs; 128 Macrocells; 1 External Clock; Shared Input/Clock

e0

50 MHz

220 °C (428 °F)

24.13 mm

No

52

Programmable Logic Devices (PLD)

Programmable Logic Devices (PLDs) are digital circuits that are designed to be programmed by the user to perform specific logic functions. They consist of an array of configurable logic blocks (CLBs) that can be programmed to perform any digital function, as well as programmable interconnects that allow these blocks to be connected in any way the designer wishes. This makes PLDs highly versatile and customizable, and they are often used in applications where a high degree of flexibility and performance is required.

PLDs are programmed using specialized software tools that allow the designer to specify the logic functions and interconnects that are required for a particular application. This process is known as synthesis and involves translating the high-level design into a format that can be implemented on the PLD hardware. The resulting configuration data is then loaded onto the PLD, allowing it to perform the desired logic functions.

PLDs are used in a wide range of applications, including digital signal processing, computer networking, and high-performance computing. They offer a number of advantages over traditional fixed-function digital circuits, including the ability to be reprogrammed in the field, lower development costs, and faster time-to-market. However, they also have some disadvantages, including higher power consumption and lower performance compared to custom-designed digital circuits.